【24h】

Structure Independent Representation of Output Transition Time for CMOS Library

机译:CMOS库输出过渡时间的结构独立表示

获取原文
获取原文并翻译 | 示例

摘要

Non zero signal rise and fall times significantly contribute to the gate propagation delay. Designers must accurately consider them when defining timing library format. Based on a design oriented macro-model of the timing performance of CMOS structures, we present in this paper a general representation of transition times allowing fast and accurate cell performance evaluation. This general representation is then exploited to define a robust characterization protocol of the output transition time of standard cells. Both the representation and the protocol are finally validated comparing calculated gate input-output transition time values with standard look-up representation obtained from Hspice simulations (Bsim3v.3, level 69, 0.25μm process).
机译:非零信号的上升和下降时间会显着影响栅极传播延迟。设计人员在定义时序库格式时必须准确考虑它们。基于面向设计的CMOS结构时序性能的宏模型,我们在本文中介绍了过渡时间的一般表示,可以快速准确地评估单元性能。然后利用该一般表示来定义标准单元的输出转换时间的鲁棒表征协议。表示和协议最终都得到了验证,将计算出的门输入-输出转换时间值与从Hspice仿真(Bsim3v.3,级别69,0.25μm工艺)获得的标准查找表示进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号