【24h】

Area-Optimized Technology Mapping for Hybrid FPGAs

机译:混合FPGA的区域优化技术映射

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

As integration levels in FPGA devices have increased over the past decade, the structure of programmable logic resources has become more diversified. Recently, Altera Corporation has introduced a new family of LUT-based FPGAs that have been augmented with user-configurable programmable logic array blocks (PLAs). In this paper a novel FPGA technology mapping approach is described that automatically partitions user designs into netlist subgraphs appropriately-sized for implementation on both types of available user resources. The subgraphs are subsequently mapped to assigned target resources. It is shown that fast estimation of post-minimization product term counts plays an especially important role in the mapping of designs to PLAs.
机译:随着过去十年中FPGA器件中集成度的提高,可编程逻辑资源的结构变得更加多样化。最近,Altera公司推出了新的基于LUT的FPGA系列,并增加了用户可配置的可编程逻辑阵列模块(PLA)。本文描述了一种新颖的FPGA技术映射方法,该方法可将用户设计自动划分为适当大小的网表子图,以在两种类型的可用用户资源上实现。子图随后映射到分配的目标资源。结果表明,最小化后产品项数的快速估计在设计到PLA的映射中起着特别重要的作用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号