首页> 外文会议>10th IEEE International New Circuits and Systems Conference. >A parallel decimal adder with carry correction during binary accumulation
【24h】

A parallel decimal adder with carry correction during binary accumulation

机译:二进制累加期间带有进位校正的并行十进制加法器

获取原文
获取原文并翻译 | 示例

摘要

Dedicated hardware for decimal floating point arithmetic is becoming a necessity in commercial and financial applications which demand high speed decimal computation. Multi-operand decimal addition is the core of other arithmetic operations, such as multiplication and division. In this paper, we propose a new parallel adder which uses binary CSAs to accumulate BCD-8421 input operands and perform carry corrections during the accumulation. The correction means that certain values must be added to the preliminary sum to ensure that proper BCD results are produced. The proposed approach attempts to minimize the number of additional operands required for the corrections. The synthesis result is obtained using Synopsys Design Compiler Topographical Technology with TSMC 0.18um library.
机译:在需要高速十进制计算的商业和金融应用中,用于十进制浮点运算的专用硬件已成为必需。多操作数十进制加法是其他算术运算(例如乘法和除法)的核心。在本文中,我们提出了一种新的并行加法器,它使用二进制CSA来累加BCD-8421输入操作数,并在累加期间执行进位校正。该校正意味着必须将某些值添加到初步总和中,以确保产生正确的BCD结果。所提出的方法试图最小化校正所需的附加操作数的数量。使用带有TSMC 0.18um库的Synopsys设计编译器地形技术获得合成结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号