首页> 外国专利> Techniques for increasing channel region tensile strain in n-MOS devices

Techniques for increasing channel region tensile strain in n-MOS devices

机译:增加N-MOS装置中沟道区拉伸应变的技术

摘要

Techniques are disclosed for forming increasing channel region tensile strain in n-MOS devices. In some cases, increased channel region tensile strain can be achieved via S/D material engineering that deliberately introduces dislocations in one or both of the S/D regions to produce tensile strain in the adjacent channel region. In some such cases, the S/D material engineering to create desired dislocations may include using a lattice mismatched epitaxial S/D film adjacent to the channel region. Numerous material schemes for achieving multiple dislocations in one or both S/D regions will be apparent in light of this disclosure. In some cases, a cap layer can be formed on an S/D region to reduce contact resistance, such that the cap layer is an intervening layer between the S/D region and S/D contact. The cap layer includes different material than the underlying S/D region and/or a higher dopant concentration to reduce contact resistance.
机译:公开了用于在N-MOS装置中形成增加的沟道区拉伸应变的技术。在一些情况下,可以通过S / D材料工程实现增加的沟道区拉伸应变,其故意引入一个或两个区间中的位错,以在相邻沟道区中产生拉伸应变。在一些这种情况下,产生所需脱位的S / D材料工程可以包括使用与沟道区相邻的晶格错配的外延S / D膜。根据本公开,在一个或两个S / D区域中实现多个脱位的许多材料方案将是显而易见的。在一些情况下,可以在S / D区域上形成盖层以降低接触电阻,使得盖层是S / D区域和S / D接触之间的中间层。帽层包括与下面的S / D区域不同的材料和/或更高的掺杂剂浓度,以降低接触电阻。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号