首页> 外国专利> Field effect transistors with polycrystalline silicon gate self- aligned to both conductive and non-conductive regions and fabrication of integrated circuits containing the transistors

Field effect transistors with polycrystalline silicon gate self- aligned to both conductive and non-conductive regions and fabrication of integrated circuits containing the transistors

机译:具有多晶硅栅极的场效应晶体管,其与导电区域和非导电区域均自对准,并且包含该晶体管的集成电路的制造

摘要

A field effect transistor (FET) with a unique gate structure is disclosed wherein the polycrystalline silicon (polysilicon) gate is self- aligned on its ends with respect to the conductive source and drain regions, and is self-aligned on its sides with respect to the nonconductive field isolation regions. The boundaries of these conductive and nonconductive regions determine the boundaries of the channel region of the FET. This double self-alignment feature results in a polysilicon gate, the lateral dimensions and location of which correlate directly with the lateral dimensions and location of the channel region of the FET. The unique gate fabrication technique employed according to the present invention comprises delineating lithographic patterns twice in the same polysilicon layer using the same oxidation barrier masking layer; whereby the first lithographic pattern delineates the FET device regions, and the next lithographic pattern forms the gate regions wherever the two patterns cross each other (i.e., wherever they delineate a common area).
机译:公开了具有独特的栅极结构的场效应晶体管(FET),其中,多晶硅(多晶硅)栅极在其端部相对于导电源极和漏极区是自对准的,并且在其侧面相对于导电源极和漏极区域是自对准的。非导电场隔离区。这些导电和非导电区域的边界确定了FET的沟道区域的边界。这种双重自对准特征导致了多晶硅栅极,其横向尺寸和位置与FET的沟道区的横向尺寸和位置直接相关。根据本发明采用的独特的栅极制造技术包括使用相同的氧化阻挡掩模层在相同的多晶硅层中两次描绘光刻图形;由此,第一光刻图案描绘了FET器件区域,而下一个光刻图案在两个图案彼此相交的位置(即,它们描绘公共区域的位置)形成了栅极区域。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号