首页> 外国专利> Electrically programmable and erasable MOS floating gate memory device employing tunneling and method of fabricating same

Electrically programmable and erasable MOS floating gate memory device employing tunneling and method of fabricating same

机译:采用隧穿的电可编程可擦除MOS浮栅存储器件及其制造方法

摘要

An electrically programmable and electrically erasable MOS memory device suitable for high density integrated circuit memories is disclosed. Carriers are tunneled between a floating conductive gate and a doped region in the substrate to program and erase the device. A minimum area of thin oxide (70 A-200 A) is used to separate this doped region from the floating gate. In one embodiment, a second layer of polysilicon is used to protect the thin oxide region during certain processing steps.
机译:公开了适用于高密度集成电路存储器的电可编程和电可擦除MOS存储器件。载流子隧穿在浮动导电栅极与衬底中的掺杂区域之间,以对器件进行编程和擦除。最小面积的薄氧化物(70 A-200 A)用于将该掺杂区与浮栅分开。在一个实施例中,第二多晶硅层用于在某些处理步骤期间保护薄氧化物区域。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号