首页> 外国专利> Phase and frequency-locked loop circuit having expanded pull-in range and reduced lock-in time

Phase and frequency-locked loop circuit having expanded pull-in range and reduced lock-in time

机译:具有扩大的引入范围和减少的锁定时间的锁相环电路

摘要

A phase/frequency-locked loop (P/FLL) circuit for generating output signals synchronized with input signals in frequency and phase. The circuit includes a phase comparator which responds to the input signals and to the output signals to develop therefrom phase comparison signals in the form of positive or negative voltages corresponding to the phase differences between the input and output signals. A filtering circuit produces from the phase comparison signals a control signal for a voltage controlled oscillator (VCO) which produces in turn an oscillation signal having a frequency corresponding to the control signal. A phase controller responds to the control signal for the VCO as well as to the output oscillation signal thereof and produces the output signals in a form and wave shape which cause the control signal for the VCO to have a single voltage polarity. The P/FLL circuit of the invention reduces the time required to pull-in the frequency of the VCO and also expands the pull-in range.
机译:一种锁相/锁频环(P / FLL)电路,用于生成与输入信号在频率和相位上同步的输出信号。该电路包括一个相位比较器,该相位比较器响应于输入信号和输出信号,从中产生对应于输入和输出信号之间的相位差的正或负电压形式的相位比较信号。滤波电路从相位比较信号产生用于压控振荡器(VCO)的控制信号,该压控振荡器又产生具有与控制信号相对应的频率的振荡信号。相位控制器响应于VCO的控制信号及其输出振荡信号,并产生波形和波形的输出信号,从而使VCO的控制信号具有单一电压极性。本发明的P / FLL电路减少了引入VCO的频率所需的时间,并且还扩大了引入范围。

著录项

  • 公开/公告号US5170135A

    专利类型

  • 公开/公告日1992-12-08

    原文格式PDF

  • 申请/专利权人 NEC CORPORATION;

    申请/专利号US19910735292

  • 申请日1991-07-24

  • 分类号H03L7/10;

  • 国家 US

  • 入库时间 2022-08-22 04:59:05

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号