首页> 外国专利> Information recording/reproducing apparatus having a clock timing extraction circuit for extracting a clock signal from an input data signal

Information recording/reproducing apparatus having a clock timing extraction circuit for extracting a clock signal from an input data signal

机译:具有时钟定时提取电路的信息记录/再现设备,该时钟定时提取电路用于从输入数据信号中提取时钟信号

摘要

A clock timing extraction circuit for use in an information recording/reproducing apparatus has a phase comparator for comparing the reproduced signal with a selected clock signal to generate a phase error signal, a clock signal generation circuit for adjusting frequency to cause the error signal to approach zero according to the phase error signal and outputting a plurality of clock signals having mutually different phase differences, a selection circuit for outputting one of the plurality of clock signals on the basis of a selection signal, a phase difference judgement circuit for determining one of the plurality of clock signals having a minimum phase error (Vdet) and generating a selection signal for selection of the clock signal having the minimum phase difference, and a freeze circuit for blocking an output of the phase comparator until the clock signal having the minimum phase error is selected. The information recording/reproducing apparatus has an AGC circuit for limiting an amplitude of a reproduced signal received from a recording medium, the aforementioned clock timing extraction circuit, and a decoder circuit. The clock timing extraction circuit extracts a clock signal from an output signal of the AGC circuit and the decoder decodes the output signal of the AGC circuit on the basis of the extracted clock signal.
机译:信息记录/再现设备中使用的时钟定时提取电路具有:相位比较器,用于将再现信号与选择的时钟信号进行比较,以产生相位误差信号;时钟信号生成电路,其用于调节频率以使误差信号接近根据相位误差信号为零,并输出具有互不相同的相位差的多个时钟信号,选择电路,用于基于选择信号输出多个时钟信号中的一个,相位差判断电路,用于确定相位差信号中的一个。具有最小相位误差(Vdet)的多个时钟信号并产生用于选择具有最小相位差的时钟信号的选择信号,以及冻结电路,用于阻塞相位比较器的输出直到具有最小相位误差的时钟信号被选中。该信息记录/再现设备具有用于限制从记录介质接收的再现信号的幅度的AGC电路,上述时钟定时提取电路和解码器电路。时钟定时提取电路从AGC电路的输出信号中提取时钟信号,并且解码器基于提取的时钟信号对AGC电路的输出信号进行解码。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号