首页> 外国专利> Skalerbar lav-latent svitsj i en sammenkoplingsanordning

Skalerbar lav-latent svitsj i en sammenkoplingsanordning

机译:互连设备中的可扩展低纬度交换机

摘要

A scalable low-latency switch extends the functionality of a multiple level minimum logic interconnect structure for usage in computers of all types, networks and communication systems. The multiple level minimum logic interconnect structure employs a data flow technique based on timing and positioning of messages moving through the structure. The scalable low-latency switch is distributed throughout multiple nodes in the structure so that a supervisory controller providing a global control function and complex logic structures are avoided while the interconnect structure operates as a "deflection" or "hot potato" system in which processing and storage overhead at each node is reduced. The interconnect structure using the scalable low-latency switch employs a method of achieving wormhole routing through an integrated circuit chip by a novel procedure for inserting messages into the chip. Rather than simultaneously inserting a message into each unblocked node on the outer cylinder at every angle, messages are inserted simultaneously into two columns A and B only if an entire message fits between A and B. Messages are inserted into column 0 at time 0. Messages are inserted into column 1 at time t0+tC, where time tCis the time for a first bit of a message to move from column 0 to column 1 on the top level. Messages are inserted into column 2 at time t0+2tC, and so forth. The strategy prevents the first bit of one message from colliding with an interior bit of another message already in the switch. Contention between entire messages is addressed by resolving the contention between the first bit only so that messages wormhole through many cells.
机译:可扩展的低延迟交换机扩展了多级最小逻辑互连结构的功能,可用于所有类型,网络和通信系统的计算机。多层最小逻辑互连结构采用了基于流经该结构的消息的定时和位置的数据流技术。可伸缩的低延迟开关分布在结构中的多个节点上,因此避免了提供全局控制功能的监督控制器和复杂的逻辑结构,而互连结构则作为“偏转”或“热土豆”系统运行,在该系统中进行处理和减少了每个节点的存储开销。使用可伸缩的低延迟开关的互连结构采用了一种通过新颖的过程在集成电路芯片上实现虫洞路由的方法,该过程将消息插入到芯片中。除非同时将消息插入A和B之间,否则消息将同时插入到A和B两列中,而不是同时将消息插入到外圆柱上每个畅通的节点上,而不是同时将消息插入到A和B两列中。消息在时间0插入到列0中。它们在时间t0 + tC插入到列1中,其中时间tC是消息的第一位从顶层的列0移到列1的时间。消息在时间t0 + 2tC插入到第2列,依此类推。该策略可防止一条消息的第一位与交换机中已有的另一条消息的内部位冲突。通过仅解决第一位之间的争用来解决整个消息之间的争用,以使消息通过许多单元进入虫洞。

著录项

  • 公开/公告号NO993604D0

    专利类型

  • 公开/公告日1999-07-23

    原文格式PDF

  • 申请/专利权人 INTERACTIC HOLDINGS LLC;

    申请/专利号NO19990003604

  • 发明设计人 HESSE JOHN E.;

    申请日1999-07-23

  • 分类号6H04LA;

  • 国家 NO

  • 入库时间 2022-08-22 02:26:36

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号