首页> 外国专利> Semiconductor trench isolation process resulting in a silicon mesa having enhanced mechanical and electrical properties

Semiconductor trench isolation process resulting in a silicon mesa having enhanced mechanical and electrical properties

机译:半导体沟槽隔离工艺导致具有增强的机械和电气性能的硅台面

摘要

An isolation technique is provided for improving the overall planarity of filled isolation regions relative to adjacent silicon mesas. The isolation process results in a silicon mesa having enhanced mechanical and electrical properties. Planarity is performed by repeating the steps of filling isolation trenches, patterning large area isolation trenches, and refilling isolation trenches to present an upper surface having indents which can be readily removed by a chemical- mechanical polish. The silicon mesa upper surface is enhanced by utilizing a unique set of layers stacked upon the silicon substrate, and thereafter patterning the substrate to form raised silicon surfaces, or mesas, having the stacked layers thereon. The patterned, stacked layers include a unique combination of dissimilar compositions which, when removed, leave a silicon mesa upper surface which is recessed below the adjacent, filled trenches. The patterned stacked layers incorporate a polysilicon and/or oxide buffer which prevents deleterious migration of nitrogen from the overlying nitride layer to the underlying silicon mesa upper surface.
机译:提供了一种隔离技术,用于提高相对于相邻硅台面的填充隔离区域的整体平面性。隔离过程导致具有增强的机械和电气性能的硅台面。通过重复填充隔离沟槽,图案化大面积隔离沟槽以及重新填充隔离沟槽以呈现具有凹痕的上表面的步骤来执行平面化,该凹痕可以通过化学机械抛光容易地去除。通过利用堆叠在硅衬底上的一组独特的层,然后对该衬底进行构图以形成在其上具有堆叠层的凸起的硅表面或台面,来增强硅台面的上表面。图案化的堆叠层包括异种成分的独特组合,这些异种成分在去除后会留下硅台面上表面,该上表面凹陷在相邻的填充沟槽下方。图案化的堆叠层包含多晶硅和/或氧化物缓冲剂,其防止氮从上面的氮化物层向下面的硅台面上表面的有害迁移。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号