首页>
外国专利>
Semiconductor trench isolation process resulting in a silicon mesa having enhanced mechanical and electrical properties
Semiconductor trench isolation process resulting in a silicon mesa having enhanced mechanical and electrical properties
展开▼
机译:半导体沟槽隔离工艺导致具有增强的机械和电气性能的硅台面
展开▼
页面导航
摘要
著录项
相似文献
摘要
An isolation technique is provided for improving the overall planarity of filled isolation regions relative to adjacent silicon mesas. The isolation process results in a silicon mesa having enhanced mechanical and electrical properties. Planarity is performed by repeating the steps of filling isolation trenches, patterning large area isolation trenches, and refilling isolation trenches to present an upper surface having indents which can be readily removed by a chemical- mechanical polish. The silicon mesa upper surface is enhanced by utilizing a unique set of layers stacked upon the silicon substrate, and thereafter patterning the substrate to form raised silicon surfaces, or mesas, having the stacked layers thereon. The patterned, stacked layers include a unique combination of dissimilar compositions which, when removed, leave a silicon mesa upper surface which is recessed below the adjacent, filled trenches. The patterned stacked layers incorporate a polysilicon and/or oxide buffer which prevents deleterious migration of nitrogen from the overlying nitride layer to the underlying silicon mesa upper surface.
展开▼