首页> 外国专利> Surface mount IC using silicon vias in an area array format or same size as die array

Surface mount IC using silicon vias in an area array format or same size as die array

机译:使用硅通孔的表面安装IC,其面积阵列格式或与裸片阵列尺寸相同

摘要

A die incorporating vertical conductors, or vias, extending from active and passive devices on the active die side to the back side thereof. The vias are preferably formed in the die material matrix by introduction of a conductive material as known in the art. Such die may be employed in singulated fashion on a carrier substrate as an alternative to so-called "flip chip" die, or in vertically-stacked fashion to form a sealed multi-chip module the same size as the die from which it is formed. Certain vias of the various dice in the stack may be vertically aligned or superimposed to provide common access from each die level to a terminal such as a bond pad or C4 or other connection on the back side of the lowermost die contacting the carrier, while other stacked vias are employed for individual access from each die level to the carrier through the back side of the lowermost die. Vertical or horizontal fuse elements may be employed at some or all die levels to permit different circuit configurations on otherwise identical dice and to isolate devices at certain die levels from selected vias. Vias may be placed at any location within the periphery of a die and are preferably placed in superimposition or immediate lateral proximity to the devices on the various dice to minimize horizontal conductors whenever possible and thus employ more die surface area for device fabrication.
机译:包含垂直导体或过孔的管芯,从有源管芯侧的有源和无源器件延伸到其背面。如本领域中已知的,通孔优选地通过引入导电材料而形成在管芯材料基体中。可以以单片形式在载体衬底上使用这种管芯,以替代所谓的“倒装芯片”管芯,或者以垂直堆叠的方式形成与该管芯尺寸相同的密封多芯片模块。堆叠中各个管芯的某些通孔可以垂直对齐或叠加,以提供从每个管芯层到端子的公共通道,例如接合垫或C4或最下层管芯背面与载体接触的其他连接,而其他堆叠的过孔用于从每个芯片级通过最下面的芯片的背面分别访问载体。可以在一些或所有裸片级上采用垂直或水平熔丝元件,以允许在其他相同的裸片上具有不同的电路配置,并使某些裸片级上的器件与所选通孔隔离。通孔可以放置在管芯外围内的任何位置,并且优选地放置在各个管芯上与器件叠置或紧邻的横向放置中,以在任何可能的情况下最小化水平导体,并因此采用更大的管芯表面积用于器件制造。

著录项

  • 公开/公告号US5973396A

    专利类型

  • 公开/公告日1999-10-26

    原文格式PDF

  • 申请/专利权人 MICRON TECHNOLOGY INC.;

    申请/专利号US19960601302

  • 发明设计人 WARREN M. FARNWORTH;

    申请日1996-02-16

  • 分类号H01L23/04;

  • 国家 US

  • 入库时间 2022-08-22 02:06:55

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号