首页> 外国专利> Multicore DSP device having coupled subsystem memory buses for global DMA access

Multicore DSP device having coupled subsystem memory buses for global DMA access

机译:具有耦合子系统存储器总线的多核DSP器件,用于全局DMA访问

摘要

A DSP device is disclosed having multiple DMA controllers with global DMA access to all volatile memory resources in the DSP device. In a preferred embodiment, each of the DMA controllers is coupled to each of the memory buses and is configured to control each of the memory buses. A memory bus multiplexer may be coupled between the subsystem memory bus and each of the DMA controllers, and an arbiter may be used to set the memory bus multiplexer so as to allow any one of the DMA controllers to control the memory bus. The memory bus may also be controlled by the host port interface via the memory bus multiplexer. A round-robin arbitration technique is used to provide each of the controllers and the host port interface fair access to the memory bus. This approach may advantageously provide increased flexibility in the use of DMA controllers to transfer data from place to place, with only a minimal increase in complexity.
机译:公开了一种具有多个DMA控制器的DSP设备,所述多个DMA控制器具有对所述DSP设备中的所有易失性存储器资源的全局DMA访问。在优选实施例中,每个DMA控制器耦合到每个存储器总线,并且被配置为控制每个存储器总线。存储器总线多路复用器可以耦合在子系统存储器总线与每个DMA控制器之间,并且可以使用仲裁器来设置存储器总线多路复用器,以允许任何一个DMA控制器来控制存储器总线。存储器总线还可以通过存储器总线多路复用器由主机端口接口控制。使用循环仲裁技术为每个控制器和主机端口接口提供对内存总线的公平访问。这种方法可以有利地在使用DMA控制器从一个地方到另一个地方传输数据的过程中提供更大的灵活性,而复杂性只有最小的增加。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号