首页> 外国专利> Method for double-layer implementation of metal options in an integrated chip for efficient silicon debug

Method for double-layer implementation of metal options in an integrated chip for efficient silicon debug

机译:在集成芯片中双层实现金属选项以实现高效硅调试的方法

摘要

In one aspect of the present invention, a method provides a connecting path diversion through an upper layer of an integrated circuit by alteration of a connecting path through a lower layer of the integrated circuit. This method enables a circuit path in an integrated circuit to be modified in an accessible layer for testing before the modified circuit path is incorporated in a redesigned integrated circuit design. ;In another aspect of the present invention, a modified multi-layer integrated circuit chip includes a connecting path formed in a lower layer and a substitute connecting path that is etched in the lower layer. Subsequently, the connecting path formed in the lower layer may be severed.
机译:在本发明的一个方面,一种方法通过改变通过集成电路的下层的连接路径来提供通过集成电路的上层的连接路径转移。该方法使集成电路中的电路路径可以在可访问层中进行修改,以便在将修改后的电路路径合并到重新设计的集成电路设计中之前进行测试。在本发明的另一方面,改进的多层集成电路芯片包括在下层中形成的连接路径和在下层中蚀刻的替代连接路径。随后,可以切断在下层中形成的连接路径。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号