首页> 外国专利> INTERNAL TESTABILITY SYSTEM FOR MICROPROCESSOR-BASED INTEGRATED CIRCUIT

INTERNAL TESTABILITY SYSTEM FOR MICROPROCESSOR-BASED INTEGRATED CIRCUIT

机译:基于微处理机的集成电路的内部可测试系统

摘要

A fault isolation system (100) for use in an integrated circuit (10). The fault isolation system (100) includes multiple input shift registers (120, 130) which are connected end-to-end, serial output to serial input, for convenient interface with a test data input and test data output that are controlled by the test access port controller (tap controller) (20) of conventional JTAG circuitry that is frequently provided in such integrated circuits. The multiple input shift registers include parallel inputs (data 1, data 2, etc...) which receive test data from test nodes within functional blocks such as general circuit blocks and linear bus alleys. The muliple input shift registers (120, 130) are efficiently controlled by a global controller (110) which talks to many local controllers (140). The global controller (110) distributes control signals (112) that are received by the local controllers (140). The multiple input shift registers (120, 130) thereafter operate in accordance with the control signals (112) and, in order to operate 'at speed', also operate in time coordination with the local clock phases (c1, c2, c3, c4) driving the functional block under observation.
机译:一种用于集成电路(10)的故障隔离系统(100)。故障隔离系统(100)包括多个输入移位寄存器(120、130),这些输入移位寄存器端对端,串行输出连接到串行输入,以便于与测试数据输入和由测试控制的测试数据输出进行方便的接口在这种集成电路中经常提供的常规JTAG电路的访问端口控制器(抽头控制器)(20)。多个输入移位寄存器包括并行输入(数据1,数据2等),这些并行输入从功能块(如通用电路块和线性总线巷)中的测试节点接收测试数据。多个输入移位寄存器(120、130)由与许多本地控制器(140)通信的全局控制器(110)有效地控制。全局控制器(110)分配由本地控制器(140)接收的控制信号(112)。此后,多个输入移位寄存器(120、130)根据控制信号(112)进行操作,并且为了“高速”操作,还与本地时钟相位(c1,c2,c3,c4)在时间上协同工作。 )驱动正在观察的功能块。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号