首页> 外国专利> Level shifter for ultra-deep submicron CMOS designs

Level shifter for ultra-deep submicron CMOS designs

机译:适用于超深亚微米CMOS设计的电平转换器

摘要

New level shifting circuits, one using dynamic current compensation and one using dynamic voltage equalization, are described. An input swings between a low supply and ground. An output swings between a high supply and ground. An inverter input is connected to the input of the level shifting circuit to form an inverted level shifting input. A first NMOS transistor has the gate tied to the level shifting input and the source tied to ground. A first PMOS transistor has the gate tied to the level shifting output, the source tied to the high supply, and the drain tied to the first NMOS drain. A second NMOS transistor has the gate tied to the inverted level shifter input, the source tied to the ground, and the drain tied to the level shifting output. A second PMOS transistor has the gate tied to the first NMOS drain, the source tied to the high supply, and the drain is tied to the level shifting output. A third NMOS transistor has the gate tied to the first NMOS drain, v source tied to the level shifting input, and the drain tied to the level shifting output. A fourth NMOS transistor has the gate tied to the second NMOS drain, the source tied to the inverted level shifting input, and the drain tied to the first NMOS drain.
机译:描述了一种新的电平转换电路,一种使用动态电流补偿,另一种使用动态电压均衡。输入在低电源和地之间摆动。输出在高电源和地之间摆动。反相器输入连接到电平移位电路的输入以形成反相的电平移位输入。第一NMOS晶体管的栅极连接到电平移位输入,而源极连接到地。第一PMOS晶体管的栅极连接到电平移位输出,源极连接到高电源,漏极连接到第一NMOS漏极。第二个NMOS晶体管的栅极连接到反相的电平转换器输入,源极连接到地,漏极连接到电平转换输出。第二个PMOS晶体管的栅极连接到第一个NMOS漏极,源极连接到高电源,漏极连接到电平转换输出。第三NMOS晶体管的栅极连接到第一NMOS漏极,v源极连接到电平移位输入,漏极连接到电平移位输出。第四NMOS晶体管的栅极连接到第二NMOS漏极,源极连接到反相电平移位输入,漏极连接到第一NMOS漏极。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号