首页> 外国专利> METHOD AND APPARATUS FOR EMULATING AN ELECTRICALLY ERASABLE PROGRAMMABLE READ ONLY MEMORY (EEPROM) USING NON-VOLATILE FLOATING GATE MEMORY CELLS

METHOD AND APPARATUS FOR EMULATING AN ELECTRICALLY ERASABLE PROGRAMMABLE READ ONLY MEMORY (EEPROM) USING NON-VOLATILE FLOATING GATE MEMORY CELLS

机译:使用非易失性浮动栅极存储单元来模拟电可擦除可编程只读存储器(EEPROM)的方法和装置

摘要

An emulated EEPROM memory array is disclosed based on non-volatile floating gate memory cells, such as Flash cells, where a small group of bits share a common source line and common row lines, so that the small group of bits may be treated as a group during program and erase modes to control the issues of program disturb and effective endurance. The bits common to the shared source line make up the emulated EEPROM page which is the smallest unit that can be erased and reprogrammed, without disturbing other bits. The memory array is physically divided up into groups of columns. One embodiment employs four memory arrays, each consisting of 32 columns and 512 page rows (all four arrays providing a total of 1024 pages with each page having 8 bytes or 64 bits). A global row decoder decodes the major rows and a page row driver and a page source driver enable the individual rows and sources that make up a given array. The page row drivers and page source drivers are decoded by a page row/source supply decoder, based on the addresses to be accessed and the access mode (erase, program or read).
机译:公开了一种基于诸如闪存单元之类的非易失性浮栅存储单元的仿真EEPROM存储阵列,其中一小部分位共享一条公共源极线和一条公共行线,因此一小部分位可被视为在编程和擦除模式下分组,以控制编程干扰和有效耐久性的问题。共享源线共有的位构成了仿真的EEPROM页面,这是可以擦除和重新编程的最小单元,而不会干扰其他位。内存阵列在物理上分为几组列。一个实施例采用四个存储器阵列,每个存储器阵列由32列和512页行组成(所有四个阵列提供总共1024页,每页具有8字节或64位)。全局行解码器对主要行进行解码,页面行驱动程序和页面源驱动程序启用组成给定数组的各个行和源。页面行驱动器和页面源驱动器由页面行/源供应解码器基于要访问的地址和访问模式(擦除,编程或读取)进行解码。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号