首页> 外国专利> Structure and method of making strained semiconductor CMOS transistors having lattice-mismatched semiconductor regions underlying source and drain regions

Structure and method of making strained semiconductor CMOS transistors having lattice-mismatched semiconductor regions underlying source and drain regions

机译:制作应变半导体CMOS晶体管的结构和方法,该晶体管具有在源极和漏极区下面的晶格不匹配的半导体区

摘要

A p-type field effect transistor (PFET) and an n-type field effect transistor (NFET) of an integrated circuit are provided. A first strain is applied to the channel region of the PFET but not the NFET via a lattice-mismatched semiconductor layer such as silicon germanium disposed in source and drain regions of only the PFET and not of the NFET. A process of making the PFET and NFET is provided. Trenches are etched in the areas to become the source and drain regions of the PFET and a lattice-mismatched silicon germanium layer is grown epitaxially therein to apply a strain to the channel region of the PFET adjacent thereto. A layer of silicon can be grown over the silicon germanium layer and a salicide formed from the layer of silicon to provide low-resistance source and drain regions.
机译:提供了集成电路的p型场效应晶体管(PFET)和n型场效应晶体管(NFET)。经由仅设置在PFET而不是NFET的源极和漏极区域中的诸如硅锗的晶格失配半导体层,第一应变被施加到PFET而不是NFET的沟道区域。提供了制造PFET和NFET的过程。在该区域中蚀刻沟槽,以成为PFET的源极和漏极区域,并且在其中外延生长晶格失配的硅锗层,以向与其相邻的PFET的沟道区域施加应变。可以在硅锗层上生长硅层,并由硅层形成硅化物,以提供低电阻的源极和漏极区域。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号