首页> 外国专利> FPGA with register-intensive architecture

FPGA with register-intensive architecture

机译:具有寄存器密集型架构的FPGA

摘要

Field programmable gate arrays (FPGA's) may be structured in accordance with the disclosure to have a register-intensive architecture that provides, for each of plural function-spawning LookUp Tables (e.g. a 4-input, base LUT's) within a logic block, a plurality of in-block accessible registers. A register-feeding multiplexer means may be provided for allowing each of the plural registers to equivalently capture and store a result signal output by the corresponding, base LUT of the plural registers. Registerable, primary and secondary feedthroughs may be provided for each base LUT so that locally-acquired input signals of the LUT may be fed-through to the corresponding, in-block registers for register-recovery purposes without fully consuming (wasting) the lookup resources of the associated, base LUT. A multi-stage, input switch matrix (ISM) may be further provided for acquiring and routing input signals from adjacent, block-interconnect lines (AIL's) and/or block-intra-connect lines (e.g., FB's) to the base LUT's and/or their respective, registerable feedthroughs. Techniques are disclosed for utilizing the many in-block registers and/or the registerable feedthroughs and/or the multi-stage ISM's for efficiently implementing various circuit designs by appropriately configuring such register-intensive FPGA's.
机译:现场可编程门阵列(FPGA)可以根据本公开构造成具有寄存器密集型架构,该寄存器密集型架构为逻辑块内的多个功能产生的查找表(例如4输入,基本LUT)中的每个提供查找表。多个块内可访问寄存器。可以提供寄存器馈送多路复用器装置,以允许多个寄存器中的每一个等效地捕获和存储由多个寄存器的相应基本LUT输出的结果信号。可以为每个基本LUT提供可注册的主要和辅助馈通,以便可以将LUT的本地获取的输入信号馈送到相应的块内寄存器中,以实现寄存器恢复的目的,而无需完全消耗(浪费)查找资源相关的基础LUT。可以进一步提供多级输入开关矩阵(ISM),用于从相邻的块互连线(AIL)和/或块内部连接线(例如,FB)获取输入信号并将其路由到基本LUT和/或它们各自的可注册馈送。公开了利用许多块内寄存器和/或可寄存的馈通和/或多级ISM通过适当地配置这种寄存器密集型FPGA来有效地实现各种电路设计的技术。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号