首页> 外国专利> Method of optimizing placement and routing of edge logic in padring layout design

Method of optimizing placement and routing of edge logic in padring layout design

机译:焊盘布局设计中边缘逻辑布局和布线的优化方法

摘要

Methods for generating a padring layout design are described. These methods utilize automation while still allowing customization. Automation is emphasized as much as possible so that more time can be used to solve the various problems that make each padring layout design unique. A framework in which regular patterns can be described, replicated, and tailored is provided. The padring is broken down into zones in which slots having bumps/bond pads areas, I/O cell areas, and/or edge logic cell areas are laid out in a regular pattern through an instantiation process. Edge logic, which is comprised of standard cells, is pulled from the core of the chip because these cells couple directly to I/O cells and are critical for timing. The framework allows the bumps/bond pads, I/O cells, and edge logic cells to be laid out in respective bumps/bond pads areas, I/O cell areas, and/or edge logic cell areas according to algorithms associated with the patterns and using a variety of maps which associate the logical netlist with the physical layout design.
机译:描述了用于产生填充布局设计的方法。这些方法利用自动化,同时仍然允许自定义。尽可能强调自动化,以便可以将更多的时间用于解决各种问题,这些问题使每种焊盘布局设计都独一无二。提供了一个框架,在该框架中可以描述,复制和定制常规模式。焊盘被分成多个区域,在这些区域中,通过实例化过程以规则的图案布置具有凸块/键合焊盘区域,I / O单元区域和/或边缘逻辑单元区域的插槽。由标准单元组成的边缘逻辑从芯片核心中拉出,因为这些单元直接耦合至I / O单元,并且对于时序至关重要。该框架允许根据与图案相关联的算法,将凸块/键合焊盘,I / O单元和边缘逻辑单元布置在各自的凸块/键合焊盘区域,I / O单元区域和/或边缘逻辑单元区域中。并使用将逻辑网表与物理布局设计相关联的各种地图。

著录项

  • 公开/公告号US7117469B1

    专利类型

  • 公开/公告日2006-10-03

    原文格式PDF

  • 申请/专利权人 PETER DAHL;

    申请/专利号US20020264691

  • 发明设计人 PETER DAHL;

    申请日2002-10-03

  • 分类号G06F17/50;

  • 国家 US

  • 入库时间 2022-08-21 21:42:11

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号