首页> 外国专利> DEFECT-TOLERANT AND FAULT-TOLERANT CIRCUIT INTERCONNECTIONS

DEFECT-TOLERANT AND FAULT-TOLERANT CIRCUIT INTERCONNECTIONS

机译:容错和容错电路互连

摘要

Methods for increasing defect tolerance and fault tolerance in systems containing interconnected components, in which a signal level is classified as belonging to one of a plurality of different, distinguishable classes based on one or more thresholds separating the signal-level classes, and defect-and-fault tolerant systems embodying the methods. An electronic-device embodiment including an array of nanowire crossbars, the nanoscale memory elements within the nanowire crossbars addressed through conventional microelectronic address lines, and a method embodiment for providing fault-tolerant interconnection interfaces with electrically distinguishable signal levels are described. In the described embodiment, in order to interconnect microelectronic address lines with the nanowire crossbars within the electronic memory, an address encoding technique is employed to generate a number of redundant, parity-check address lines to supplement a minimally required set of address signal lines needed to access the nanoscale memory elements.
机译:在包含相互连接的组件的系统中提高缺陷容错性和容错性的方法,其中信号水平基于一个或多个分隔信号水平类的阈值以及缺陷和故障阈值被分类为属于多个不同的,可区分的类之一实现方法的容错系统。描述了一种电子设备实施例,其包括纳米线交叉开关的阵列,通过常规微电子地址线寻址的纳米线交叉开关内的纳米级存储元件,以及用于为容错互连接口提供电可区分信号电平的方法实施例。在所描述的实施例中,为了使微电子地址线与电子存储器内的纳米线交叉开关互连,采用地址编码技术来生成许多冗余的奇偶校验地址线,以补充所需的最低限度所需的地址信号线集访问纳米级存储元件。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号