首页> 外国专利> SEMICONDUCTOR DEVICE STRUCTURES WITH REDUCED JUNCTION CAPACITANCE AND DRAIN INDUCED BARRIER LOWERING AND METHODS FOR FABRICATING SUCH DEVICE STRUCTURES AND FOR FABRICATING A SEMICONDUCTOR-ON-INSULATOR SUBSTRATE

SEMICONDUCTOR DEVICE STRUCTURES WITH REDUCED JUNCTION CAPACITANCE AND DRAIN INDUCED BARRIER LOWERING AND METHODS FOR FABRICATING SUCH DEVICE STRUCTURES AND FOR FABRICATING A SEMICONDUCTOR-ON-INSULATOR SUBSTRATE

机译:具有减小的结电容和漏极诱导的势垒减小的半导体器件结构以及制造这种器件结构和制造绝缘体上半导体导体的方法

摘要

Semiconductor device structures with reduced junction capacitance and drain induced barrier lowering, methods for fabricating such device structures, and methods for forming a semiconductor-on-insulator substrate. The semiconductor structure comprises a semiconductor layer and a dielectric layer disposed between the semiconductor layer and the substrate. The dielectric layer includes a first dielectric region with a first dielectric constant and a second dielectric region with a second dielectric constant that is greater than the first dielectric constant. In one embodiment, the dielectric constant of the first dielectric region may be less than about 3.9 and the dielectric constant of the second dielectric region may be greater than about ten (10). The semiconductor-on-insulator substrate comprises a semiconductor layer separated from a bulk layer by an insulator layer of a high-dielectric constant material. The fabrication methods comprise modifying a region of the dielectric layer to have a lower dielectric constant.
机译:具有减小的结电容和漏极引起的势垒降低的半导体器件结构,制造这种器件结构的方法以及形成绝缘体上半导体衬底的方法。半导体结构包括半导体层和设置在半导体层与基板之间的介电层。介电层包括具有第一介电常数的第一介电区域和具有大于第一介电常数的第二介电常数的第二介电区域。在一个实施例中,第一介电区的介电常数可以小于大约3.9,并且第二介电区的介电常数可以大于大约十(10)。绝缘体上半导体衬底包括通过高介电常数材料的绝缘体层与体层隔开的半导体层。该制造方法包括修改介电层的区域以具有较低的介电常数。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号