首页> 外国专利> Adaptable circuit blocks for use in multi-block chip design

Adaptable circuit blocks for use in multi-block chip design

机译:适用于多模块芯片设计的自适应电路模块

摘要

Techniques for increasing flexibility in use of virtual component blocks include a method for hardening a foundation block, a pin-unscrambling methodology for semi-hardened virtual component blocks, and parameterizable virtual component blocks. A method for hardening a foundation block and utilizing it in a circuit design comprises the steps of defining a virtual component foundation block, hardening an interior region of the foundation block including at least the critical timing components such as the system bus. The foundation block has a “soft collar” for allowing interface parameters to be specified when the foundation block is incorporated into a circuit design. In addition, the foundation block may comprise an internal, hierarchical clocking scheme for even clock distribution and optimum performance. For example, all internal clock delays may be padded, except the longest one, so that the clock signal arrives at all relevant reference points within the foundation block at the same time.
机译:用于增加使用虚拟组件块的灵活性的技术包括用于硬化基础块的方法,用于半硬化的虚拟组件块的销解锁方法以及可参数化的虚拟组件块。一种用于硬化基础块并将其用于电路设计的方法,包括以下步骤:定义虚拟组件基础块;硬化基础块的内部区域,该内部区域至少包括诸如系统总线之类的关键时序组件。基础模块具有“软轴环”,用于在将基础模块集成到电路设计中时指定接口参数。另外,基础块可以包括内部的分级时钟方案,以实现均匀的时钟分配和最佳性能。例如,除最长的内部时钟延迟外,所有内部时钟延迟都可以被填充,以便时钟信号同时到达基础模块内的所有相关参考点。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号