首页> 外国专利> A RECONFIGURABLE MIXED-SIGNAL VLSI IMPLEMENTATION OF DISTRIBUTED ARITHMETIC

A RECONFIGURABLE MIXED-SIGNAL VLSI IMPLEMENTATION OF DISTRIBUTED ARITHMETIC

机译:分布式算术的可重构混合信号VLSI实现

摘要

Disclosed herein is a reconfigurable mixed signal distributed arithmetic system including: an array of tunable voltage references operable for receiving a delayed digital input signal; a combination device in electrical communication with the array of tunable floating-gate voltage references that selectively combines an output of the array of tunable voltage references into an analog output signal; and a feedback element in electrical communication with the combination device, wherein the array of tunable voltages and the delayed digital input signal combine to perform a distributed arithmetic function and the reconfigurable mixed signal distributed arithmetic system responsively generates the analog output signal.
机译:本文公开了一种可重配置的混合信号分布式算术系统,包括:可调谐电压基准的阵列,可操作用于接收延迟的数字输入信号;以及与可调浮栅参考电压阵列电连通的组合装置,其选择性地将可调参考电压阵列的输出组合为模拟输出信号;以及与该组合装置电连通的反馈元件,其中可调电压阵列和延迟的数字输入信号组合以执行分布式算术功能,并且可重构混合信号分布式算术系统响应地生成模拟输出信号。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号