首页> 外国专利> SLEW-RATE CONTROLLED PAD DRIVER IN DIGITAL CMOS PROCESS USING PARASITIC DEVICE CAP

SLEW-RATE CONTROLLED PAD DRIVER IN DIGITAL CMOS PROCESS USING PARASITIC DEVICE CAP

机译:使用寄生器件电容的数字CMOS工艺中的斜率控制PAD驱动器

摘要

A slew-rate controlled driver circuit in an integrated circuit fabricated in a low voltage CMOS process, having an input node and an output node. A PMOS pull-up transistor is provided, having a source connected to one side of a power supply, having a gate, and having a drain connected to the output node. The PMOS transistor also has a parasitic capacitance between its gate and drain, having a value that may vary from one integrated circuit to the next from process variations and in response to varying circuit conditions. A current source generates a current having a level corresponding to the value of the parasitic capacitance, and to provide that current to the gate of the PMOS transistor. A level shifter receives an input signal having a voltage varying in a first range provides as output signal to the gate of the PMOS transistor shifted to a level suitable for the PMOS transistor. An NMOS pull-down transistor is also provided, connected to the other side of the power supply, with a similar and corresponding current source and level shifter as has the PMOS transistor.
机译:在低压CMOS工艺中制造的集成电路中的摆率受控驱动器电路,具有输入节点和输出节点。提供了一种PMOS上拉晶体管,其源极连接至电源的一侧,具有栅极,并且其漏极连接至输出节点。 PMOS晶体管在其栅极和漏极之间还具有寄生电容,其值可以根据工艺变化并响应于变化的电路条件而在一个集成电路与另一个集成电路之间变化。电流源产生具有与寄生电容的值相对应的电平的电流,并将该电流提供给PMOS晶体管的栅极。电平移位器接收具有在第一范围内变化的电压的输入信号,以作为输出信号提供到已移位到适合于PMOS晶体管的电平的PMOS晶体管的栅极。还提供了一个NMOS下拉晶体管,该晶体管连接到电源的另一侧,具有与PMOS晶体管相似且相对应的电流源和电平转换器。

著录项

  • 公开/公告号US2008246512A1

    专利类型

  • 公开/公告日2008-10-09

    原文格式PDF

  • 申请/专利权人 ANKUSH GOEL;SUMANTRA SETH;

    申请/专利号US20070696247

  • 发明设计人 ANKUSH GOEL;SUMANTRA SETH;

    申请日2007-04-04

  • 分类号H03K19/0185;

  • 国家 US

  • 入库时间 2022-08-21 20:12:36

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号