首页> 外国专利> ASSORTED ALUMINUM WIRING DESIGN TO ENHANCE CHIP-LEVEL PERFORMANCE FOR DEEP SUB-MICRON APPLICATION

ASSORTED ALUMINUM WIRING DESIGN TO ENHANCE CHIP-LEVEL PERFORMANCE FOR DEEP SUB-MICRON APPLICATION

机译:辅助铝布线设计可提高深亚微米应用的芯片级性能

摘要

Assorted Aluminum Wiring Design to Enhance Chip-Level Performance for Deep Sub-Micron ApplicationAbstractA method of manufacturing conductive lines that are thicker (not wider) in the critical paths areas. We form a plurality of first level conductive lines over a first dielectric layer. The first conductive lines run in a first direction. The first level conductive lines are comprised of a first level first conductive line and a second first level conductive line. We form a second dielectric layer over the first level conductive lines and the first dielectric layer. Next, we form a via opening in the second dielectric layer over a portion of the first level first conductive line. A plug is formed filling the via opening. We form a trench pattern in the second dielectric layer. The trench pattern is comprised of trenches that are approximately orthogonal to the first level conductive lines. We fill the trenches with a conductive material to form supplemental second lines. We form second level conductive lines over the supplemental second lines and the plug. The second level conductive lines are aligned parallel to the supplemental second lines. The supplemental second lines are formed under the critical path areas of the second level conductive lines. The second level conductive lines are not formed to contact the first level conductive lines where a contact is not desired. In the critical path areas of the second level conductive lines, the supplemental second lines underlie the second level conductive lines thereby increasing the effective overall wiring thickness in the critical path area thereby improving performance.Fig 5A
机译:各种铝布线设计可增强深子芯片的芯片级性能微米应用抽象一种制造导线中较粗(不较宽)​​的导线的方法关键路径区域。我们在第一电介质上形成多条第一级导线层。第一导线沿第一方向延伸。一级导线是包括第一级的第一导线和第二级的第一导线。我们形成在第一级导线和第一介电层上方的第二介电层。下一个,我们首先在第一层的一部分上方的第二层介电层中形成通孔导线。形成塞子以填充通孔开口。我们在第二介电层。沟槽图案包括大约垂直于第一级导线。我们用导电材料填充沟槽形成补充第二行。我们在补充材料上形成第二级导线第二行和插头。第二级导线平行于补充第二行。第二条补充线在关键路径下形成第二级导线的面积。第二级导线未形成为在不需要接触的地方接触第一级导线。在关键路径区域第二层导线,补充第二层导线位于第二层之下导线,从而增加了关键路径区域中的有效总布线厚度从而提高性能。图5A

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号