首页> 外国专利> Test function and reliability triple redundant memory element that the voting structure has been built for each latch

Test function and reliability triple redundant memory element that the voting structure has been built for each latch

机译:测试功能和可靠性三重冗余存储元件,已为每个锁存器构建了表决结构

摘要

In a preferred embodiment, the invention provides a circuit and method for a high reliability triple redundant latch with integrated testability. Three settable memory elements set an identical logical value into each settable memory element. After the settable memory elements are set, three voting structures with inputs from the first, second, and third settable memory elements, determine the logical value held on each of the settable memory elements. Data may be scanned into and out of the second settable memory element. Data is propagated through the buffer into the third settable memory element. The third settable memory element may be used to scan data out of the triple redundant latch. The propagation delay through a latch is the only propagation delay of the triple redundant latch.
机译:在优选实施例中,本发明提供了一种用于具有集成测试能力的高可靠性三重冗余锁存器的电路和方法。三个可设置存储元件将相同的逻辑值设置到每个可设置存储元件中。在设置了可设置存储元件之后,具有来自第一,第二和第三可设置存储元件的输入的三个表决结构确定在每个可设置存储元件上保持的逻辑值。可以将数据扫描到第二可设定存储元件中和从第二可设定存储元件中取出。数据通过缓冲区传播到第三可设置存储元素中。第三可设定存储元件可用于从三重冗余锁存器中扫描数据。通过锁存器的传播延迟是三重冗余锁存器的唯一传播延迟。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号