首页> 外国专利> PROCESSOR INCLUDING EFFICIENT SIGNATURE GENERATION FOR LOGIC ERROR PROTECTION

PROCESSOR INCLUDING EFFICIENT SIGNATURE GENERATION FOR LOGIC ERROR PROTECTION

机译:处理器,包括用于逻辑错误防护的有效签名生成

摘要

A processor core includes an instruction decode unit that may dispatch a same integer instruction stream to a plurality of integer execution units operating in lock-step. The processor core also includes signature generation logic that may generate, concurrently with execution of the integer instructions, a respective signature from result signals conveyed on respective result buses in one or more pipeline stages within each of the integer execution units in response to the result signals becoming available. The processor core also includes compare logic that may detect a mismatch between signatures from each of the integer execution units. Further, in response to the compare logic detecting any mismatch, the compare logic may cause instructions causing the mismatch to be re-executed.
机译:处理器核包括指令解码单元,该指令解码单元可以将相同的整数指令流分派给以锁步方式操作的多个整数执行单元。处理器内核还包括签名生成逻辑,该签名生成逻辑可以与整数指令的执行同时,从整数响应中的每个整数执行单元中的一个或多个管线级中的相应结果总线上传送的结果信号中生成相应签名。变得可用。处理器内核还包括比较逻辑,该比较逻辑可以检测来自每个整数执行单元的签名之间的不匹配。此外,响应于比较逻辑检测到任何不匹配,比较逻辑可以使引起不匹配的指令重新执行。

著录项

  • 公开/公告号US2009182991A1

    专利类型

  • 公开/公告日2009-07-16

    原文格式PDF

  • 申请/专利权人 NHON QUACH;

    申请/专利号US20080972171

  • 发明设计人 NHON QUACH;

    申请日2008-01-10

  • 分类号G06F9/302;

  • 国家 US

  • 入库时间 2022-08-21 19:35:21

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号