首页> 外国专利> Memory cell transistor having different source/drain junction profiles connected to DC node and BC node and manufacturing method thereof

Memory cell transistor having different source/drain junction profiles connected to DC node and BC node and manufacturing method thereof

机译:具有不同的源/漏结轮廓的存储单元晶体管连接到dc节点和bc节点及其制造方法

摘要

A memory cell transistor of a DRAM device is provided. A gate stack pattern is formed on a semiconductor substrate. A DC node and a BC node are formed substantially under lateral sides of the gate stack pattern in the semiconductor substrate. The DC node and the BC node are being electrically connected to a bit line and a storage electrode of a capacitor, respectively. A first source/drain junction region is formed under the DC node and a second source/drain junction region is formed under the BC node. The first source/drain junction region has a profile which is different from that of the second source/drain junction region.
机译:提供了一种DRAM器件的存储单元晶体管。栅堆叠图案形成在半导体衬底上。 DC节点和BC节点基本上形成在半导体衬底中的栅极堆叠图案的侧面下方。 DC节点和BC节点分别电连接到电容器的位线和存储电极。在DC节点下方形成第一源极/漏极结区域,并且在BC节点下方形成第二源极/漏极结区域。第一源/漏结区具有与第二源/漏结区不同的轮廓。

著录项

  • 公开/公告号US7524715B2

    专利类型

  • 公开/公告日2009-04-28

    原文格式PDF

  • 申请/专利权人 SU-JIN AHN;

    申请/专利号US20050210647

  • 发明设计人 SU-JIN AHN;

    申请日2005-08-24

  • 分类号H01L21/336;

  • 国家 US

  • 入库时间 2022-08-21 19:29:44

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号