首页> 外国专利> DELAY SIMULATION DEVICE, DELAY SIMULATION METHOD, PLD MAPPING DEVICE, PLD MAPPING METHOD, AND SEMICONDUCTOR INTEGRATED CIRCUIT

DELAY SIMULATION DEVICE, DELAY SIMULATION METHOD, PLD MAPPING DEVICE, PLD MAPPING METHOD, AND SEMICONDUCTOR INTEGRATED CIRCUIT

机译:延迟仿真设备,延迟仿真方法,PLD映射设备,PLD映射方法和半导体集成电路

摘要

Provided is a delay simulation device comprised of an input means (4) for inputting information including a netlist, library, and load capacity, and simulation means (2). In the library, a plurality of distortion patterns of the input waveforms of a cell is defined for the logic states of the cell, and the delay values corresponding to the distortion pattern of the input waveform, the slope of the input waveform, and the load capacity are defined. The simulation means (2) selects the distortion pattern of the input waveform corresponding to the logic state of the cell, determines the slope of the input waveform based on the load capacity, and calculates the delay time so that delay values corresponding to the distortion pattern of the input waveform, the slope of the input waveform, and the load capacity are acquired from the library.
机译:提供了一种延迟仿真装置,其包括:用于输入包括网表,库和负载容量的信息的输入装置(4)以及仿真装置(2)。在该库中,针对单元的逻辑状态定义了单元的输入波形的多个失真模式,并且与输入波形的失真模式,输入波形的斜率和负载相对应的延迟值容量已定义。模拟装置(2)选择与单元的逻辑状态相对应的输入波形的失真模式,根据负载容量来确定输入波形的斜率,并计算延迟时间,以使延迟值与该失真模式相对应。从库中获取输入波形的波形,输入波形的斜率和负载容量。

著录项

  • 公开/公告号WO2010052809A1

    专利类型

  • 公开/公告日2010-05-14

    原文格式PDF

  • 申请/专利权人 PANASONIC CORPORATION;NOJIRI NAOKI;

    申请/专利号WO2009JP02171

  • 发明设计人 NOJIRI NAOKI;

    申请日2009-05-18

  • 分类号G06F17/50;

  • 国家 WO

  • 入库时间 2022-08-21 18:38:17

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号