首页> 外文会议>IEEE International Parallel Distributed Processing Symposium >An ILP-Based Optimal Circuit Mapping Method for PLDs
【24h】

An ILP-Based Optimal Circuit Mapping Method for PLDs

机译:基于ILP的PLD最优电路映射方法

获取原文

摘要

In this paper, we discuss an ILP-based method for simultaneous optimal technology mapping, placement and routing for programmable logic devices, such as FPGAs, as a fundamental research for architecture and algorithm evaluation. In general, heuristic methods are used for technology mapping, placement and routing, and many such methods have been developed. Although they are used to obtain high quality solutions within a practical time period, high quality is not guaranteed. In addition, the separated design processes make the final solutions not optimal. Simultaneous and optimal methods are useful for evaluating and developing heuristic methods, even if optimal methods take a long time. Furthermore, they can be used to evaluate reconfigurable architectures. In experiments, we confirmed that the optimal total wire length and critical path length of small circuits were obtained using our method. Critical path lengths were reduced by 28.6% on average when optimized.
机译:在本文中,我们讨论了一种基于ILP的方法,用于同时优化可编程逻辑器件(如FPGA)的最佳技术映射,布局和布线,以此作为体系结构和算法评估的基础研究。通常,启发式方法用于技术映射,放置和路由,并且已经开发了许多这样的方法。尽管它们被用来在实际的时间内获得高质量的解决方案,但是并不能保证高质量。另外,分开的设计过程使最终解决方案不是最佳的。即使最佳方法需要很长时间,同时最佳方法也可用于评估和开发启发式方法。此外,它们可用于评估可重新配置的体系结构。在实验中,我们确认使用我们的方法可以获得最佳的总电路长度和小电路的关键路径长度。优化后,关键路径长度平均减少了28.6%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号