首页> 外国专利> Sample hold circuit for use in time-interleaved A/D converter apparatus including paralleled low-speed pipeline A/D converters

Sample hold circuit for use in time-interleaved A/D converter apparatus including paralleled low-speed pipeline A/D converters

机译:用于包括并行低速管线A / D转换器的时间交错A / D转换器设备中的样本保持电路

摘要

A sample hold circuit is provided for use in a time-interleaved A/D converter apparatus including a plurality of low-speed pipeline A/D converters which are parallelized. The sample hold circuit includes a sampling capacitor and a sample hold amplifier, and operates to sample and hold an input signal by using a switched capacitor. An adder circuit of the sample hold circuit adds a ramp calibration signal to the input signal, by inputting the ramp calibration signal generated to have a frequency identical to that of a sampling clock signal and a predetermined slope based on the sampling clock signal, into a sample hold amplifier via a calibration capacitor having a capacitance smaller than that of the sampling capacitor.
机译:提供了一种采样保持电路,用于在时间交错的A / D转换器设备中,该设备包括多个并行的低速流水线A / D转换器。采样保持电路包括采样电容器和采样保持放大器,并且通过使用开关电容器来采样和保持输入信号。采样保持电路的加法器电路通过将所生成的具有与采样时钟信号的频率相同的频率和基于采样时钟信号的预定斜率的频率的斜波校准信号输入到输入信号中,来将斜波校准信号添加至输入信号。通过具有小于采样电容器电容的校准电容器的采样保持放大器。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号