首页> 外国专利> Technology for fabrication of packaging interface substrate wafers with fully metallized vias through the substrate wafer

Technology for fabrication of packaging interface substrate wafers with fully metallized vias through the substrate wafer

机译:具有通过基底晶片的全金属通孔的封装界面基底晶片的制造技术

摘要

The invention is the technology of providing a packaging intermediate product that can serve as an interface substrate that is to be positioned between different circuitry types where the dimensions are approaching the sub 100 micrometer range. The invention involves a dielectric wafer structure where the first and second area surfaces of the wafer are separated by a distance that is of the order of the electrical via design length, and an array of spaced vias through the wafer arranged with each via filled with metal surrounded by a chemical metal deposition promoting layer with each via terminating flush with a wafer surface. The wafer structure is achieved by forming an array of blind via openings through the first surface of the dielectric wafer to a depth approaching the via design length, lining the walls for adhesion enhancement, filling the blind via openings completely with a chemically deposited metal, removing material at the first wafer surface thereby planarizing the filled vias, and removing material at the second wafer surface thereby exposing the vias at the design length.
机译:本发明是提供一种包装中间产品的技术,该包装中间产品可用作接口基板,该接口基板将被定位在尺寸接近100微米以下范围的不同电路类型之间。本发明涉及一种介电晶片结构,其中晶片的第一和第二区域表面以电通孔设计长度的量级的距离分开,以及穿过晶片的间隔开的通孔阵列,每个通孔填充有金属被化学金属沉积促进层包围,每个通孔的末端与晶片表面齐平。通过形成穿过电介质晶片的第一表面的盲孔开口阵列达到接近通孔设计长度的深度,衬砌壁以增强粘合力,用化学沉积金属完全填充盲孔开口,去除在第一晶片表面处填充材料,从而平坦化填充的通孔,并在第二晶片表面处去除材料,从而以设计长度暴露通孔。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号