首页> 外国专利> Being the digital small phase

Being the digital small phase

机译:成为数字小时代

摘要

A digital fractional phase detector (200) is provided to realize a frequency synthesizer architecture (100) that naturally combines transmitter modulation capability with a wideband all-digital PLL modulation scheme to maximize a digitally-intensive implementation by operating in a synchronous phase domain. Synchronous logic is provided across a digitally controlled VCO (104) and is synchronous to the VCO output clock by implementing a timing adjustment in association with a reference calculation to allow a frequency control word to contain both channel information and transmit modulation information. The digital fractional phase detector (200) is capable of accommodating a quantization scheme to measure fractional delay differences between the significant edge of the VCO output clock (110) and a reference clock by using a time-to-digital converter (201) to express the time difference as a digital word for use by the frequency synthesizer. IMAGE
机译:提供数字分数相位检测器(200)以实现频率合成器架构(100),该频率合成器架构将发射机调制能力与宽带全数字PLL调制方案自然地结合在一起,以通过在同步相位域中进行操作来最大化数字密集型实现。跨数字控制的VCO(104)提供同步逻辑,并且通过与参考计算相关联地实现定时调整来使同步逻辑与VCO输出时钟同步,以允许频率控制字既包含信道信息又发送调制信息。数字分数相位检测器(200)能够容纳量化方案,以通过使用时间数字转换器(201)来表示VCO输出时钟(110)的有效沿与参考时钟之间的分数延迟差。时间差作为频率合成器使用的数字字。 <图像>

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号