首页> 外国专利> Technique for Optimization and Re-Use of Hardware in the Implementation of Instructions Used in Viterbi and Turbo Decoding, Using Carry Save Arithmetic

Technique for Optimization and Re-Use of Hardware in the Implementation of Instructions Used in Viterbi and Turbo Decoding, Using Carry Save Arithmetic

机译:使用进位保存算法在维特比和Turbo解码中使用的指令的实现中优化和重用硬件的技术

摘要

The present invention provides a means for optimization and re-use of hardware in the implementation of Viterbi and Turbo Decoders using carry save arithmetic. Successful provision for each target application requires that two main issues be confronted. These are: merging the computation of summation terms (a2−b2+c2) with (x2+y2+z2); and (a3+b3−c3) with (x3+y3+z3); implementing an efficient method of computing (a4−b4−c4); and merging this computation with (x4+y4+z4). The invention solves both of these issues and successfully merges the Viterbi instructions with a complete reuse of the hardware that is required for the implementation of Turbo instructions. The hardware required by both classes of instructions is optimized by efficiently employing carry save arithmetic.
机译:本发明提供了一种利用进位保存算法在维特比和Turbo解码器的实现中优化和重用硬件的手段。成功提供每个目标应用程序需要面对两个主要问题。它们是:将求和项(a2-b2 + c2)的计算与(x2 + y2 + z2)合并;和(a3 + b3-c3)与(x3 + y3 + z3);实施有效的计算方法(a4-b4-c4);并将此计算与(x4 + y4 + z4)合并。本发明解决了这两个问题,并成功地将维特比指令与实现Turbo指令所需的硬件完全重用合并。通过有效地采用进位保存算法,可以优化这两类指令所需的硬件。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号