首页> 外国专利> Error correcting code protected quasi-static bit communication on a high-speed bus

Error correcting code protected quasi-static bit communication on a high-speed bus

机译:纠错高速总线上受代码保护的准静态位通信

摘要

A communication interface device, system, method, and design structure for error correcting code (ECC) protected quasi-static bit communication (SBC) on a high-speed bus are provided. The communication interface device includes high-speed sampling logic to capture high-speed data from the high-speed bus using a high-speed sampling clock and SBC sampling logic to capture SBC samples from the high-speed bus using an SBC sampling clock. The SBC sampling clock is slower than the high-speed sampling clock. The communication interface device also includes an SBC finite state machine (FSM) to detect a received SBC command in response to a static pattern persisting for a predetermined number of the SBC samples and command decoding logic to decode the received SBC command.
机译:提供了一种用于高速总线上的纠错码(ECC)保护的准静态比特通信(SBC)的通信接口设备,系统,方法和设计结构。该通信接口设备包括:高速采样逻辑,其使用高速采样时钟来从高速总线捕获高速数据;以及SBC采样逻辑,其使用SBC采样时钟来从高速总线捕获SBC采样。 SBC采样时钟比高速采样时钟慢。所述通信接口设备还包括:SBC有限状态机(FSM),其响应于针对预定数量的SBC样本而持久存在的静态模式来检测所接收的SBC命令;以及命令解码逻辑,以对所接收的SBC命令进行解码。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号