首页> 外国专利> Method and device for three-dimensional path planning to avoid obstacles using multiple planes

Method and device for three-dimensional path planning to avoid obstacles using multiple planes

机译:用于使用多个平面避开障碍物的三维路径规划的方法和设备

摘要

An obstacle-avoidance-processor chip for three-dimensional path planning comprises an analog processing circuit and at least two analog-resistive-grid networks. The analog processing circuit is communicatively coupled to receive data from an inertial measurement unit and from at least one obstacle-detection sensor. The analog processing circuit is configured to construct a three-dimensional obstacle map of an environment based on the received data. The at least two analog-resistive-grid networks are configured to map obstacles in at least two respective non-parallel planes in the constructed three-dimensional obstacle map. The at least two analog-resistive-grid networks form a quasi-three-dimensional representation of the environment. The obstacle-avoidance-processor chip generates information indicative of a three-dimensional unobstructed path in the environment based on the obstacle maps.
机译:用于三维路径规划的避障处理器芯片包括一个模拟处理电路和至少两个模拟电阻网格网络。该模拟处理电路通信地耦合以从惯性测量单元和至少一个障碍物检测传感器接收数据。模拟处理电路被配置为基于所接收的数据来构造环境的三维障碍物图。至少两个模拟电阻网格网络被配置为在所构建的三维障碍图中至少两个相应的非平行平面中映射障碍。至少两个模拟电阻网格网络形成环境的准三维表示。避障处理器芯片基于障碍图生成指示环境中的三维无障碍路径的信息。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号