首页> 外国专利> DUAL-CHANNEL ADC MINIMIZING INPUT SAMPLING-TIME MISMATCH

DUAL-CHANNEL ADC MINIMIZING INPUT SAMPLING-TIME MISMATCH

机译:双通道ADC最小化输入采样时间匹配

摘要

PURPOSE: A dual channel analog to digital converter (ADC) is provided to sample an input signal by using a sampling clock of each channel by solving a mismatching problem. CONSTITUTION: An ADC comprises an SHA (110), an MDAC (120-130), an SHA sampling clock generator, and a flash ADC (140-160). An input end of the SHA or the MDAC constructs an X channel and a Y channel. The X channel shares an amplifier with the Y channel. The SHA sampling clock generator generates the sampling clock of the X channel and the sampling clock of the Y channel. The sampling clock of the X channel and the sampling clock of the Y channel are synchronized with a falling edge of a reference clock. A delay control circuit controls the delay time of a reference clock synchronizing with the SHA sampling clock generating the SHA sampling clock generator used in a digital correction circuit.
机译:用途:提供双通道模数转换器(ADC),通过解决不匹配问题,通过使用每个通道的采样时钟来采样输入信号。组成:ADC包括SHA(110),MDAC(120-130),SHA采样时钟发生器和闪存ADC(140-160)。 SHA或MDAC的输入端构成X通道和Y通道。 X通道与Y通道共享一个放大器。 SHA采样时钟发生器生成X通道的采样时钟和Y通道的采样时钟。 X通道的采样时钟和Y通道的采样时钟与参考时钟的下降沿同步。延迟控制电路控制与生成数字校正电路中使用的SHA采样时钟发生器的SHA采样时钟同步的参考时钟的延迟时间。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号