首页>
外国专利>
TIME REFERENCE SYSTEMS FOR CPU-BASED AND OPTIONALLY FPGA-BASED SUBSYSTEMS
TIME REFERENCE SYSTEMS FOR CPU-BASED AND OPTIONALLY FPGA-BASED SUBSYSTEMS
展开▼
机译:基于CPU和可选基于FPGA的子系统的时间参考系统
展开▼
页面导航
摘要
著录项
相似文献
摘要
A time reference system includes a master clock, generating a clock reference, interface logic and a CPU-based subsystem. The interface logic receives the clock reference and generates the clock, pulses, and timestamp signals. The CPU-based subsystem includes an internal counter, a CPU and a clock synthesizer, the CPU and receiving the pulses and timestamp signals. The clock synthesizer receives the clock signal and generates a CPU clock signal. Some examples include an FPGA-based subsystem having an FPGA-based card coupled to the interface logic for receipt of the clock, pulses and timestamp signals. In a method the timestamp value TO is generated by the CPU upon receipt of the timestamp signal. Upon receipt by the CPU of the next pulse signal, a timestamp counter baseline value TSCO is generated so the CPU internal counter is calibrated to the clock signal.
展开▼