首页> 外国专利> Combined rank and linear address incrementing utility for computer memory test operations

Combined rank and linear address incrementing utility for computer memory test operations

机译:组合的秩和线性地址递增实用程序,用于计算机内存测试操作

摘要

Embodiments include a combined rank and linear memory address incrementing utility. An aspect includes an address incrementing utility suitable for implementation within a memory controller as an integrated subsystem of a central processing unit (CPU) chip. In this type of on-chip embodiment, the address incrementing utility utilizes dedicated hardware, chip-resident firmware, and one or more memory address configuration maps to enhance processing speed, efficiency and accuracy. The combined rank and linear memory address incrementing utility is designed to efficiently increment through all of the individual bit addresses for a large logical memory space divided into a number of ranks on a rank-by-rank basis. The address incrementing utility sequentially generates all of the sequential memory addresses for a selected rank, and then moves to the next rank and sequentially generates all of the memory addresses for that rank, and so forth until of the ranks have been processed.
机译:实施例包括组合的秩和线性存储器地址增加实用程序。一方面包括一种地址增量工具,该地址增量工具适用于在存储器控制器内实现为中央处理单元(CPU)芯片的集成子系统。在这种类型的片上实施例中,地址递增工具利用专用硬件,芯片上的固件以及一个或多个存储器地址配置图来提高处理速度,效率和准确性。组合的行数和线性存储器地址递增实用程序设计用于针对大逻辑存储空间有效地遍历所有单个位地址递增,这些逻辑存储空间按逐列划分为多个等级。地址递增实用程序顺序生成选定列的所有顺序存储器地址,然后移至下一个列,并顺序生成该列的所有存储器地址,依此类推,直到处理完所有列为止。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号