首页> 外国专利> AVOIDING DEADLOCKS IN PROCESSOR-BASED SYSTEMS EMPLOYING RETRY AND IN-ORDER-RESPONSE NON-RETRY BUS COHERENCY PROTOCOLS

AVOIDING DEADLOCKS IN PROCESSOR-BASED SYSTEMS EMPLOYING RETRY AND IN-ORDER-RESPONSE NON-RETRY BUS COHERENCY PROTOCOLS

机译:在采用重试和阶跃响应的非重试总线一致性协议的基于处理器的系统中避免死锁

摘要

Aspects disclosed herein include avoiding deadlocks in processor-based systems employing retry and in-order-response non-retry bus coherency protocols. In this regard, an interface bridge circuit is communicatively coupled to a first core device that implements a retry bus coherency protocol, and a second core device that implements an in-order-response non-retry bus coherency protocol. The interface bridge circuit receives a snoop command from the first core device, and forwards the snoop command to the second core device. While the snoop command is pending, the interface bridge circuit detects a potential deadlock condition between the first core device and the second core device. In response to detecting the potential deadlock condition, the interface bridge circuit is configured to send a retry response to the first core device. This enables the first core device to continue processing, thereby eliminating the potential deadlock condition.
机译:本文公开的方面包括避免在采用重试和有序响应非重试总线一致性协议的基于处理器的系统中的死锁。在这点上,接口桥接电路通信地耦合到实现重试总线一致性协议的第一核心设备和实现有序响应非重试总线一致性协议的第二核心设备。接口桥接电路从第一核心设备接收侦听命令,并将侦听命令转发到第二核心设备。当监听命令挂起时,接口桥接电路检测第一核心设备和第二核心设备之间的潜在死锁情况。响应于检测到潜在的死锁条件,接口桥电路被配置为向第一核心设备发送重试响应。这使得第一核心设备能够继续处理,从而消除了潜在的死锁条件。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号