首页> 外国专利> Methods for fabricating integrated circuits using directed self-assembly including a substantially periodic array of topographical features that includes etch resistant topographical features for transferability control

Methods for fabricating integrated circuits using directed self-assembly including a substantially periodic array of topographical features that includes etch resistant topographical features for transferability control

机译:使用定向自组装来制造集成电路的方法,该定向自组装包括基本上周期性的拓扑特征阵列,该拓扑特征包括用于可转移性控制的抗蚀刻拓扑特征

摘要

Methods for fabricating integrated circuits are provided. In one example, a method for fabricating an integrated circuit includes forming a substantially periodic array of a plurality of topographical features including a plurality of etch resistant topographical features and at least one graphoepitaxy feature. The plurality of etch resistant topographical features define a plurality of etch resistant confinement wells and the at least one graphoepitaxy feature defines a graphoepitaxy confinement well that has a different size and/or shape than the etch resistant confinement wells. A block copolymer is deposited into the confinement wells. The block copolymer is phase separated into an etchable phase and an etch resistant phase. The etch resistant topographical features direct the etch resistant phase to form an etch resistant plug in each of the etch resistant confinement wells.
机译:提供了制造集成电路的方法。在一个示例中,一种用于制造集成电路的方法包括:形成包括多个抗蚀刻形貌特征和至少一个石墨外延特征的多个形貌特征的基本周期性阵列。多个抗蚀刻地形特征限定了多个抗蚀刻限制阱,并且至少一个石墨外延特征限定了具有与抗蚀刻限制阱不同的尺寸和/或形状的石墨外延限制阱。将嵌段共聚物沉积到限制孔中。将该嵌段共聚物相分离成可蚀刻相和耐蚀刻相。耐蚀刻的形貌特征指导耐蚀刻相在每个耐蚀刻限制孔中形成耐蚀刻塞。

著录项

  • 公开/公告号US9530662B2

    专利类型

  • 公开/公告日2016-12-27

    原文格式PDF

  • 申请/专利权人 GLOBALFOUNDRIES INC.;

    申请/专利号US201514630676

  • 发明设计人 TAMER COSKUN;AZAT LATYPOV;MOSHE PREIL;

    申请日2015-02-25

  • 分类号H01L21/027;H01L21/308;

  • 国家 US

  • 入库时间 2022-08-21 13:42:12

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号