首页> 外国专利> BUFFER LAYER TO INHIBIT WORMHOLES IN SEMICONDUCTOR FABRICATION

BUFFER LAYER TO INHIBIT WORMHOLES IN SEMICONDUCTOR FABRICATION

机译:缓冲层可抑制半导体制造中的蠕虫

摘要

Reducing wormhole formation during n-type transistor fabrication includes providing a starting structure, the starting structure including a semiconductor substrate, a n-type source region and a n-type drain region of a transistor. The method further includes removing a portion of each of the n-type source region and the n-type drain region, the removing creating a source trench and a drain trench, and forming a buffer layer of silicon-based material(s) over the n-type source region and n-type drain region that is sufficiently thick to inhibit interaction between metal contaminants that may be present below surfaces of the n-type source trench and/or the n-type drain trench, and halogens subsequently introduced prior to source and drain formation. A resulting semiconductor structure is also provided.
机译:减少在n型晶体管制造期间的虫洞形成包括提供起始结构,该起始结构包括半导体衬底,晶体管的n型源极区和n型漏极区。该方法进一步包括去除n型源极区和n型漏极区中的每一个的一部分,去除形成源极沟槽和漏极沟槽,以及在硅衬底上形成硅基材料的缓冲层。 n型源极区域和n型漏极区域的厚度要足以抑制可能在n型源极沟槽和/或n型漏极沟槽的表面下方出现的金属污染物与随后引入的卤素之间的相互作用源漏形成。还提供了所得的半导体结构。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号