首页> 外国专利> System on chip (SoC) and low power debug architecture for systems

System on chip (SoC) and low power debug architecture for systems

机译:片上系统(SoC)和系统的低功耗调试架构

摘要

In an embodiment, a debug architecture for a processor/System on Chip (SoC) etc., includes a central debug unit to receive one or more functional debug signals, the central debug unit further configured to receive debug information from at least one firmware source, at least one software source, and at least one hardware source, and to output compressed debug information; a system trace module to receive the compressed debug information and to time stamp the compressed debug information; a parallel trace interface to receive the time stamped compressed debug information and to parallelize the time stamped compressed debug information; and an output unit to output the parallelized time stamped compressed debug information on one of a plurality of output paths. Other embodiments are described and claimed.
机译:在一个实施例中,用于处理器/片上系统(SoC)等的调试架构包括中央调试单元,以接收一个或多个功能调试信号,该中央调试单元还被配置为从至少一个固件源接收调试信息。 ,至少一个软件源和至少一个硬件源,并输出压缩的调试信息;系统跟踪模块,用于接收压缩后的调试信息并为压缩后的调试信息加上时间戳;并行跟踪接口,用于接收带有时间戳的压缩调试信息,并使带有时间戳的压缩调试信息并行化;输出单元,用于在多个输出路径之一上输出并行的带时间戳的压缩调试信息。描述和要求保护其他实施例。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号