首页> 外国专利> Printed circuit board test coupon for electrical testing during thermal exposure and method of using the same

Printed circuit board test coupon for electrical testing during thermal exposure and method of using the same

机译:用于在热暴露期间进行电气测试的印刷电路板测试样片及其使用方法

摘要

A printed circuit board (PCB) test coupon for thermal exposure and electrical testing includes a double sided or multi-layer substrate with a plurality of vias formed within the substrate of the test coupon (blind, buried, stacked vias) or extending through the entire substrate (through hole/via) from a first surface on the first side of the plated hole/via to a second surface on the second side of the plated hole/via. Each of a first plurality of trace patterns interconnect a subset of the plurality of plated holes/vias on the first side of the plated holes/vias, and each of a second plurality of trace patterns interconnect a different subset of the plurality of plated holes/vias on the second side of the plated holes/vias. The first and second pluralities of trace patterns have different patterns and connect to connection points in a connector pattern defined in the substrate. One of the second plurality of trace patterns is configured to measure temperature and two of the second plurality of trace patterns are configured to measure calibration/drift by resistance measurements. The test coupon provides test nets that include a single plated hole/via, and optionally includes daisy chain test nets. A resistance measurement of each plated hole/via (or daisy chain) is provided by connecting 2 wires of a 4-wire kelvin bridge measurement system to the first and second sides of the plated hole/via (or daisy chain) using connection points for one of the first plurality of trace patterns and one of the second plurality of trace patterns that connect to each side of the said plated hole/via (or daisy chain).
机译:用于热暴露和电测试的印刷电路板(PCB)测试样板包括双面或多层基板,该基板具有在测试样板的基板内形成的多个通孔(盲孔,埋入式,堆叠式通孔)或延伸到整个基板基板(通孔/通孔)从电镀孔/通孔的第一侧上的第一表面到电镀孔/通孔的第二侧上的第二表面。第一多个迹线图案中的每个在镀孔/通孔的第一侧上互连多个镀孔/通孔的子集,第二多个迹线图案中的每个在互连孔/通孔的不同侧上互连不同的子集镀孔/通孔第二面的通孔。第一和第二多个迹线图案具有不同的图案,并且连接到基板中限定的连接器图案中的连接点。第二多个迹线图案中的一个被配置为测量温度,第二多个迹线图形中的两个被配置为通过电阻测量来测量校准/漂移。测试试样提供包括单个电镀孔/通孔的测试网,并可选地包括菊花链测试网。通过将4线开尔文电桥测量系统的两根线连接到电镀孔/通孔(或菊花链)的第一侧和第二侧,可将每个电镀孔/通孔(或菊花链)的电阻测量值提供第一多个迹线图案中的一个和第二多个迹线图案中的一个连接到所述镀覆孔/通孔(或菊花链)的每一侧。

著录项

  • 公开/公告号US10334720B1

    专利类型

  • 公开/公告日2019-06-25

    原文格式PDF

  • 申请/专利权人 GREATER ASIA PACIFIC LIMITED;

    申请/专利号US201816209853

  • 发明设计人 ROBERT NEVES;

    申请日2018-12-04

  • 分类号G01R31/28;H05K1/02;H05K3/42;

  • 国家 US

  • 入库时间 2022-08-21 12:15:11

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号