首页> 外国专利> Routing framework to resolve single-entry constraint violations for integrated circuit designs

Routing framework to resolve single-entry constraint violations for integrated circuit designs

机译:解决集成电路设计中单项约束违规的路由框架

摘要

Aspects of the present disclosure address improved systems and methods for resolving single-entry constraint violations in hierarchical integrated circuit designs. In routing multi-pin nets of IC designs, the system employs a partition-entry-aware search algorithm to identify single-entry-violation-free routing results for two-pin nets, which are then combined to form routed multi-pin nets. The search algorithm is “entry-aware” in that it penalizes multiple entries into a single partition. Consistent with some embodiments, the system may further employ a post fix stage to remove extra partition entries for the multi-pin nets with single-entry violations by choosing a main entry to enter a partition and rerouting the paths that cause the violations such that the paths share the main entry.
机译:本公开的方面解决了用于解决分层集成电路设计中的单项约束违规的改进的系统和方法。在对IC设计的多引脚网络进行布线时,该系统采用了可识别分区输入的搜索算法来识别两引脚网络的无单项违反布线的结果,然后将其组合以形成路由的多引脚网络。搜索算法具有“条目意识”,因为它将多个条目惩罚为一个分区。与一些实施例一致,该系统可以进一步采用后修复阶段,通过选择进入条目的主条目并重新路由导致违反的路径,从而去除具有单条目违规的多针网络的额外分区条目。路径共享主条目。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号