首页> 外国专利> Systems, methods, and apparatuses for implementing die recovery in two-level memory (2LM) stacked die subsystems

Systems, methods, and apparatuses for implementing die recovery in two-level memory (2LM) stacked die subsystems

机译:用于在两级存储器(2LM)堆叠的芯片子系统中实现芯片恢复的系统,方法和装置

摘要

Systems, methods, and apparatuses for implementing die recovery in Two-Level Memory (2LM) stacked die subsystems are described. A stacked semiconductor package includes a processor functional silicon die at a first layer of the stacked semiconductor package; one or more memory dies forming a corresponding one or more memory layers of the stacked semiconductor package; a plurality of Through Silicon Vias (TSV s) formed through the one or more memory dies; a plurality of physical memory interfaces electrically interfacing the one or more memory dies to the processor functional silicon die at the first layer through the memory layers via the plurality of TSVs; and a redundant physical memory interface formed by a redundant TSV traversing through the memory layers to the processor functional silicon die at the first layer through which to reroute a memory signal path from a defective physical memory interface at a defective TSV to a functional signal path traversing the redundant TSV.
机译:描述了用于在两级存储器(2LM)堆叠的芯片子系统中实现芯片恢复的系统,方法和装置。堆叠式半导体封装包括在堆叠式半导体封装的第一层处的处理器功能硅芯片;形成堆叠的半导体封装的对应的一个或多个存储层的一个或多个存储管芯;通过一个或多个存储器管芯形成的多个硅通孔(TSV);多个物理存储器接口,通过多个TSV,通过存储层将一个或多个存储管芯电连接到第一层的处理器功能硅管芯;以及冗余物理存储器接口,该冗余物理存储器接口由遍历存储层的冗余TSV穿过第一层的处理器功能硅芯片形成,通过该冗余TSV,存储器故障信号路径将从缺陷TSV处的缺陷物理存储器接口重新路由到功能信号遍历冗余TSV。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号