首页> 外国专利> High-order phase tracking loop with segmented proportional and integral controls

High-order phase tracking loop with segmented proportional and integral controls

机译:具有分段比例和积分控制的高阶相位跟踪环路

摘要

Clock circuits, components, systems and signal processing methods enabling digital communication are described. A phase locked loop device derives an output signal locked to a first reference clock signal in a feedback loop. A common phase detector is employed to obtain phase differences between a copy of the output signal and a second reference clock signal. The phase differences are employed in an integral phase control loop within the feedback loop to lock the phase locked loop device to the center frequency of the second reference signal. The phase differences are also employed in a proportional phase control loop within the feedback loop to reduce the effect of imperfect component operation. Cascading the integral and proportional phase control within the feedback loop enables an amount of phase error to be filtered out from the output signal.
机译:描述了实现数字通信的时钟电路,组件,系统和信号处理方法。锁相环设备在反馈环中导出锁定到第一参考时钟信号的输出信号。使用公共相位检测器来获得输出信号的副本与第二参考时钟信号之间的相位差。在反馈环路内的积分相位控制环路中采用相位差,以将锁相环设备锁定到第二参考信号的中心频率。在反馈环路内的比例相位控制环路中也采用了相位差,以减少不完美组件操作的影响。在反馈环路内级联积分和比例相位控制,可以从输出信号中滤除一定数量的相位误差。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号