首页> 美国政府科技报告 >Hardware Proofs Using EHDM (Enhanced Hierarchical Design Methodology) and the RSRE (Royal Signals and Radar Establishment) Verification Methodology
【24h】

Hardware Proofs Using EHDM (Enhanced Hierarchical Design Methodology) and the RSRE (Royal Signals and Radar Establishment) Verification Methodology

机译:使用EHDm(增强型分层设计方法)和RsRE(皇家信号和雷达建立)验证方法的硬件证明

获取原文

摘要

Examined is a methodology for hardware verification developed by Royal Signals and Radar Establishment (RSRE) in the context of the SRI International's Enhanced Hierarchical Design Methodology (EHDM) specification/verification system. The methodology utilizes a four-level specification hierarchy with the following levels: functional level, finite automata model, block model, and circuit level. The properties of a level are proved as theorems in the level below it. This methodology is applied to a 6-bit counter problem and is critically examined. The specifications are written in EHDM's specification language, Extended Special, and the proofs are improving both the RSRE methodology and the EHDM system.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号