首页> 外文期刊>ifac papersonline >IAE Optimization of PID Control Loop with Delay in Pole Assignment Space
【24h】

IAE Optimization of PID Control Loop with Delay in Pole Assignment Space

机译:极点分配空间延迟的PID控制环路IAE优化

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

The aim of the paper is to compare the results of tuning the PID control loop with delay performed by means of the IAE optimization technique and the dominant pole placement. Both these approaches are based on quite distinct requirements but their application results in control loop behaviour patterns not much different from each other. To obtain a generalized view of this comparison the control loop model is formulated in dimensionless variables resulting from the physical similarity point of view and the optimization procedure is carried out in the pole assignment coordinates. The point of view of the dominant poles is followed in the IAE optimization as well and the dominance proof is provided by means of a novel criterion based on the argument increment rule. The study is devoted to the disturbance rejection ability of the PID control loop.
机译:本文的目的是比较通过IAE优化技术和主导极点放置执行的PID控制环路与延迟的调谐结果。这两种方法都基于截然不同的要求,但它们的应用导致控制回路行为模式彼此之间没有太大区别。为了获得这种比较的广义视图,从物理相似性的角度,用无量纲变量来制定控制回路模型,并在极点分配坐标中执行优化过程。在IAE优化中也遵循了优势极点的观点,并通过基于参数增量规则的新准则提供了优势证明。该研究致力于PID控制环路的干扰抑制能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号