【24h】

TWO-DIMENSIONAL ARRAY OF ION TRAPS ON A PLANAR CHIP

机译:平面芯片上离子阱的二维阵列

获取原文
获取原文并翻译 | 示例
           

摘要

We investigate a planar ion chip design with a two-dimensional array of linear ion traps for the scalable quantum information processor. The segmented electrodes reside in a single plane on a substrate and a grounded metal plate, a combination of appropriate rf and DC potentials are applied to them for stable ion confinement, and the trap axes are located above the surface at a distance controlled by the electrodes' lateral extent and the substrate's height as discussed. The potential distributions are calculated using static electric field qualitatively. This architecture is conceptually simple and many current microfabrication techniques are feasible for the basic structure. It may provide a promising route for scalable quantum computers.
机译:我们研究具有线性离子阱的二维阵列的平面离子芯片设计,以用于可扩展的量子信息处理器。分段的电极位于基板和接地的金属板上的单个平面中,将适当的rf和DC电位组合施加到其上以稳定离子限制,并且陷阱轴位于表面上方,且受电极控制的距离如前所述,横向范围和基材的高度。使用静电场定性地计算电势分布。该架构在概念上很简单,许多当前的微细加工技术对于基本结构都是可行的。它可能为可伸缩量子计算机提供有希望的途径。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号